30 September 2019 to 4 October 2019
Montenegro, Budva, Becici
Europe/Podgorica timezone

Design of the front-end electronics based on multichannel IDEAS ASICs for silicon and GEM detectors

1 Oct 2019, 18:30
15m
Splendid Conference & SPA Resort, Conference Hall Petroviċa

Splendid Conference & SPA Resort, Conference Hall Petroviċa

Sectional Detector & Nuclear Electronics Detector & Nuclear Electronics

Speaker

Ms Yulia Ivanova (VBLHEP JINR)

Description

IDEAS ASICs are designed for the front-end readout of ionizing radiation detectors and produced by commercial fabless IC supplier – Integrated Detector Electronics AS (Norway). IDEAS ASIC is a multichannel (32/ 64/ 128) chips. Each chip channel has pre-amplifiers, shaper and multiplexed analogue readout. It’s necessary to configure internal chip registers, control analogue readout and transmit data from each measuring channel to DAQ System. These are basic functions of Control Unit based on FPGA. Design of the front-end electronics for silicon and GEM detectors consists of IDEAS IC, ADC and Control Unit. Current FEE BM@N configuration (March 2018) is based on IDEAS ASICs for Forward Silicon Detector, GEM detectors and CSC. According to upgrade plans for BM@N FEE for Si beam tracker, Si beam profiler, Forward Silicon Tracking Detectors also will be based on the same ASICs. This paper presents the design of the front-end electronics of the BM@N Si beam profiler: - Double-Sided Silicon Detectors – a coordinate plane with 2x128 measuring channels; - IDEAS ASICs – the front-end readout of DSSD; - Analog Devices ADC; - FPGA Xilinx – Control Unit.

Primary author

Ms Yulia Ivanova (VBLHEP JINR)

Co-authors

Mr Sergei Khabarov (VBLHEP JINR) Mr Yuri Kovalev (VBLHEP JINR)

Presentation materials